## Assignment - 9 Analog to Digital Converters

- I A 12 bit ADC of the dual slope type relitizes a 1 MHz clock and has  $V_{reg} = 10V$ . Its analog input voltage is in the range of 0 to -10V. The fixed interval  $T_i$  is the time taken for the counter to accumulate a count of  $2^N$ . What is the time required to convert an input voltage equal to the full scale value? If the peak voltage reached at the output of the integrator is 10V, what is the integrator time constant? If through aging R increases by 2% and C decreases by 1%, what closs  $V_{peak}$  become? Does the conversion accuracy change?
- 2. Consider the Lesign of a 4 bit flash ADC. How many comparators are required? For an input signal in the runge of 0 to +10 V, what are the reference voltages needed? Show how they can be generated using a 10 V reference and several IKIL resisters. If a comparison is possible in 50 ns and the associated logic requires 35 ns, what is the maximum possible conversion rate? Indicate the digital code you expect at the logic output for an input of (a) 0V (b) +5·IV and (c) 10V.
- 3. An 8 bit ADC produces a full scale output of 11111111 with a 2V input signal. Determine the output word given the following inputs.
  - a. 100 mV
  - b. 10 mV
  - c. OV
  - d. 1.259V
- 4. Given a 14 bit ADC,

  a. Determine the number of comparators needed for flash technique,

  b. Determine the number of comparisons needed if successive affroximation is used.
- 5. Assume that comparators / Logic delays, amplifier settling times and other factors require 4 us total in a farticular IC fabrication technique. If this technology is used to create A/D convertors, determine the maximum conversion time for the following 8 bit convertors:
  - a. Flash
  - b. Successive Approximation
  - C. Staircase/Ramp type.